1. New Features 1.1 Directory and documentation - Only common files (SCP and libraries) are in the top level directory. Individual simulator files are in their individual directories. - simh_doc.txt has been split up. simh_doc.txt now documents only SCP. The individual simulators are documented in separate text files in their own directories. - mingw_build.bat is a batch file for the MINGW/gcc environment that will build all the simulators, assuming the root directory structure is at c:\sim. - Makefile is a UNIX make file for the gcc environment that will build all the simulators, assuming the root directory is at c:\sim. 1.2 SCP - DO <file name> executes the SCP commands in the specified file. - Replicated registers in unit structures can now be declared as arrays for examine, modify, save, and restore. Most replicated unit registers (for example, mag tape position registers) have been changed to arrays. - The ADD/REMOVE commands have been replaced by SET unit ONLINE and SET unit OFFLINE, respectively. - Register names that are unique within an entire simulator do not have to be prefaced with the device name. - The ATTACH command can attach files read only, either under user option (-r), or because the attached file is ready only. - The SET/SHOW capabilities have been extended. New forms include: SET <dev> param{=value}{ param ...} SET <unit> param{=value}{ param ...} SHOW <dev> {param param ...} SHOW <unit> {param param ...} - Multiple breakpoints have been implemented. Breakpoints are set/cleared/displayed by: BREAK addr_list{[count]} NOBREAK addr_list SHOW BREAK addr_list 1.3 PDP-11 simulator - Unibus map implemented, with 22b RP controller (URH70) or 18b RP controller (URH11) (in debug). - All DMA peripherals rewritten to use map. - Many peripherals modified for source sharing with VAX. - RQDX3 implemented. - Bugs fixed in RK11 and RL11 write check. 1.4 PDP-10 simulator - ITS 1-proceed implemented. - Bugs fixed in ITS PC sampling and LPMR 1.5 18b PDP simulator - Interrupts split out to multiple levels to allow easier expansion. 1.5 IBM System 3 Simulator - Written by Charles (Dutch) Owen. 1.6 VAX Simulator (in debug) - Simulates MicroVAX 3800 (KA655) with 16MB-64MB memory, RQDX3, RLV12, TSV11, DZV11, LPV11, PCV11. - CDROM capability has been added to the RQDX3, to allow testing with VMS hobbyist images. 1.7 SDS 940 Simulator (not tested) - Simulates SDS 940, 16K-64K memory, fixed and moving head disk, magtape, line printer, console. 1.8 Altair Z80 - Revised from Charles (Dutch) Owen's original by Peter Schorn. - MITS 8080 with full Z80 simulation. - 4K and 8K BASIC packages, Prolog package. 1.9 Interdata The I4 simulator has been withdrawn for major rework. Look for a complete 16b/32b Interdata simulator sometime next year. 2. Release Notes 2.1 SCP SCP now allows replicated registers in unit structures to be modelled as arrays. All replicated register declarations have been replaced by register array declarations. As a result, save files from prior revisions will generate errors after restoring main memory. 2.2 PDP-11 The Unibus map code is in debug. The map was implemented primarily to allow source sharing with the VAX, which requires a DMA map. DMA devices work correctly with the Unibus map disabled. The RQDX3 simulator has run a complete RSTS/E SYSGEN, with multiple drives, and booted the completed system from scratch. 2.3 VAX The VAX simulator will run the boot code up to the >>> prompt. It can successfully process a SHOW DEVICE command. It runs the HCORE instruction diagnostic. It can boot the hobbyist CD through SYSBOOT and through the date/time dialog and restore the hobbyist CD, using standalone backup. On the boot of the restored disk, it gets to the date/time dialog, and then crashes. 2.4 SDS 940 The SDS 940 is untested, awaiting real code. 2.5 GCC Optimization At -O2 and above, GCC does not correctly compile the simulators which use setjmp-longjmp (PDP-11, PDP-10, VAX). A working hypothesis is that optimized state maintained in registers is being used in the setjmp processing routine. On the PDP-11 and PDP-10, all of this state has been either made global, or volatile, to encourage GCC to keep the state up to date in memory. The VAX is still vulnerable. 3. Work list 3.1 SCP - Better ENABLE/DISABLE. 3.2 PDP-11 RQDX3 Software mapped mode, RCT read simulation, VMS debug.
210 lines
6.4 KiB
C
210 lines
6.4 KiB
C
/* pdp18b_drm.c: drum/fixed head disk simulator
|
||
|
||
Copyright (c) 1993-2001, Robert M Supnik
|
||
|
||
Permission is hereby granted, free of charge, to any person obtaining a
|
||
copy of this software and associated documentation files (the "Software"),
|
||
to deal in the Software without restriction, including without limitation
|
||
the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||
and/or sell copies of the Software, and to permit persons to whom the
|
||
Software is furnished to do so, subject to the following conditions:
|
||
|
||
The above copyright notice and this permission notice shall be included in
|
||
all copies or substantial portions of the Software.
|
||
|
||
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||
ROBERT M SUPNIK BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
|
||
IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||
CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||
|
||
Except as contained in this notice, the name of Robert M Supnik shall not
|
||
be used in advertising or otherwise to promote the sale, use or other dealings
|
||
in this Software without prior written authorization from Robert M Supnik.
|
||
|
||
drm (PDP-7) Type 24 serial drum
|
||
(PDP-9) RM09 serial drum
|
||
|
||
25-Nov-01 RMS Revised interrupt structure
|
||
10-Jun-01 RMS Cleaned up IOT decoding to reflect hardware
|
||
26-Apr-01 RMS Added device enable/disable support
|
||
14-Apr-99 RMS Changed t_addr to unsigned
|
||
*/
|
||
|
||
#include "pdp18b_defs.h"
|
||
#include <math.h>
|
||
|
||
/* Constants */
|
||
|
||
#define DRM_NUMWDS 256 /* words/sector */
|
||
#define DRM_NUMSC 2 /* sectors/track */
|
||
#define DRM_NUMTR 256 /* tracks/drum */
|
||
#define DRM_NUMDK 1 /* drum/controller */
|
||
#define DRM_NUMWDT (DRM_NUMWDS * DRM_NUMSC) /* words/track */
|
||
#define DRM_SIZE (DRM_NUMDK * DRM_NUMTR * DRM_NUMWDT) /* words/drum */
|
||
#define DRM_SMASK ((DRM_NUMTR * DRM_NUMSC) - 1) /* sector mask */
|
||
|
||
/* Parameters in the unit descriptor */
|
||
|
||
#define FUNC u4 /* function */
|
||
#define DRM_READ 000 /* read */
|
||
#define DRM_WRITE 040 /* write */
|
||
|
||
#define GET_POS(x) ((int) fmod (sim_gtime() / ((double) (x)), \
|
||
((double) DRM_NUMWDT)))
|
||
|
||
extern int32 M[];
|
||
extern int32 int_hwre[API_HLVL+1], dev_enb;
|
||
extern UNIT cpu_unit;
|
||
int32 drm_da = 0; /* track address */
|
||
int32 drm_ma = 0; /* memory address */
|
||
int32 drm_err = 0; /* error flag */
|
||
int32 drm_wlk = 0; /* write lock */
|
||
int32 drm_time = 10; /* inter-word time */
|
||
int32 drm_stopioe = 1; /* stop on error */
|
||
t_stat drm_svc (UNIT *uptr);
|
||
t_stat drm_reset (DEVICE *dptr);
|
||
t_stat drm_boot (int32 unitno);
|
||
|
||
/* DRM data structures
|
||
|
||
drm_dev DRM device descriptor
|
||
drm_unit DRM unit descriptor
|
||
drm_reg DRM register list
|
||
*/
|
||
|
||
UNIT drm_unit =
|
||
{ UDATA (&drm_svc, UNIT_FIX+UNIT_ATTABLE+UNIT_BUFABLE+UNIT_MUSTBUF,
|
||
DRM_SIZE) };
|
||
|
||
REG drm_reg[] = {
|
||
{ ORDATA (DA, drm_da, 9) },
|
||
{ ORDATA (MA, drm_ma, 15) },
|
||
{ FLDATA (INT, int_hwre[API_DRM], INT_V_DRM) },
|
||
{ FLDATA (DONE, int_hwre[API_DRM], INT_V_DRM) },
|
||
{ FLDATA (ERR, drm_err, 0) },
|
||
{ ORDATA (WLK, drm_wlk, 32) },
|
||
{ DRDATA (TIME, drm_time, 24), REG_NZ + PV_LEFT },
|
||
{ FLDATA (STOP_IOE, drm_stopioe, 0) },
|
||
{ FLDATA (*DEVENB, dev_enb, INT_V_DRM), REG_HRO },
|
||
{ NULL } };
|
||
|
||
DEVICE drm_dev = {
|
||
"DRM", &drm_unit, drm_reg, NULL,
|
||
1, 8, 20, 1, 8, 18,
|
||
NULL, NULL, &drm_reset,
|
||
&drm_boot, NULL, NULL };
|
||
|
||
/* IOT routines */
|
||
|
||
int32 drm60 (int32 pulse, int32 AC)
|
||
{
|
||
if ((pulse & 027) == 06) { /* DRLR, DRLW */
|
||
drm_ma = AC & ADDRMASK; /* load mem addr */
|
||
drm_unit.FUNC = pulse & 040; } /* save function */
|
||
return AC;
|
||
}
|
||
|
||
int32 drm61 (int32 pulse, int32 AC)
|
||
{
|
||
int32 t;
|
||
|
||
if (pulse & 001) { /* DRSF */
|
||
if (TST_INT (DRM)) AC = AC | IOT_SKP; }
|
||
if (pulse & 002) { /* DRCF */
|
||
CLR_INT (DRM); /* clear done */
|
||
drm_err = 0; } /* clear error */
|
||
if (pulse & 004) { /* DRSS */
|
||
drm_da = AC & DRM_SMASK; /* load sector # */
|
||
t = ((drm_da % DRM_NUMSC) * DRM_NUMWDS) - GET_POS (drm_time);
|
||
if (t < 0) t = t + DRM_NUMWDT; /* wrap around? */
|
||
sim_activate (&drm_unit, t * drm_time); } /* schedule op */
|
||
return AC;
|
||
}
|
||
|
||
int32 drm62 (int32 pulse, int32 AC)
|
||
{
|
||
int32 t;
|
||
|
||
if (pulse & 001) { /* DRSN */
|
||
if (drm_err == 0) AC = AC | IOT_SKP; }
|
||
if (pulse & 004) { /* DRCS */
|
||
CLR_INT (DRM); /* clear done */
|
||
drm_err = 0; /* clear error */
|
||
t = ((drm_da % DRM_NUMSC) * DRM_NUMWDS) - GET_POS (drm_time);
|
||
if (t < 0) t = t + DRM_NUMWDT; /* wrap around? */
|
||
sim_activate (&drm_unit, t * drm_time); } /* schedule op */
|
||
return AC;
|
||
}
|
||
|
||
/* Unit service
|
||
|
||
This code assumes the entire drum is buffered.
|
||
*/
|
||
|
||
t_stat drm_svc (UNIT *uptr)
|
||
{
|
||
int32 i;
|
||
t_addr da;
|
||
|
||
if ((uptr -> flags & UNIT_BUF) == 0) { /* not buf? abort */
|
||
drm_err = 1; /* set error */
|
||
SET_INT (DRM); /* set done */
|
||
return IORETURN (drm_stopioe, SCPE_UNATT); }
|
||
|
||
da = drm_da * DRM_NUMWDS; /* compute dev addr */
|
||
for (i = 0; i < DRM_NUMWDS; i++, da++) { /* do transfer */
|
||
if (uptr -> FUNC == DRM_READ) {
|
||
if (MEM_ADDR_OK (drm_ma)) /* read, check nxm */
|
||
M[drm_ma] = *(((int32 *) uptr -> filebuf) + da); }
|
||
else { if ((drm_wlk >> (drm_da >> 4)) & 1) drm_err = 1;
|
||
else { *(((int32 *) uptr -> filebuf) + da) = M[drm_ma];
|
||
if (da >= uptr -> hwmark)
|
||
uptr -> hwmark = da + 1; } }
|
||
drm_ma = (drm_ma + 1) & ADDRMASK; } /* incr mem addr */
|
||
drm_da = (drm_da + 1) & DRM_SMASK; /* incr dev addr */
|
||
SET_INT (DRM); /* set done */
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* Reset routine */
|
||
|
||
t_stat drm_reset (DEVICE *dptr)
|
||
{
|
||
drm_ma = drm_ma = drm_err = 0;
|
||
CLR_INT (DRM); /* clear done */
|
||
sim_cancel (&drm_unit);
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* IORS routine */
|
||
|
||
int32 drm_iors (void)
|
||
{
|
||
return (TST_INT (DRM)? IOS_DRM: 0);
|
||
}
|
||
|
||
/* Bootstrap routine */
|
||
|
||
#define BOOT_START 02000
|
||
#define BOOT_LEN (sizeof (boot_rom) / sizeof (int))
|
||
|
||
static const int32 boot_rom[] = {
|
||
0750000, /* CLA ; dev, mem addr */
|
||
0706006, /* DRLR ; load ma */
|
||
0706106, /* DRSS ; load da, start */
|
||
0706101, /* DRSF ; wait for done */
|
||
0602003, /* JMP .-1
|
||
0600000 /* JMP 0 ; enter boot */
|
||
};
|
||
|
||
t_stat drm_boot (int32 unitno)
|
||
{
|
||
int32 i;
|
||
extern int32 saved_PC;
|
||
|
||
for (i = 0; i < BOOT_LEN; i++) M[BOOT_START + i] = boot_rom[i];
|
||
saved_PC = BOOT_START;
|
||
return SCPE_OK;
|
||
}
|