RESTRICTION: The HP DS disk is not debugged. DO NOT enable this feature for normal operations. WARNING: Massive changes in the PDP-11 make all previous SAVEd file obsolete. Do not attempt to use a PDP-11 SAVE file from a prior release with V3.3! 1. New Features in 3.3 1.1 SCP - Added -p (powerup) qualifier to RESET - Changed SET <unit> ONLINE/OFFLINE to SET <unit> ENABLED/DISABLED - Moved SET DEBUG under SET CONSOLE hierarchy - Added optional parameter value to SHOW command - Added output file option to SHOW command 1.2 PDP-11 - Separated RH Massbus adapter from RP controller - Added TU tape support - Added model emulation framework - Added model details 1.3 VAX - Separated out CVAX-specific features from core instruction simulator - Implemented capability for CIS, octaword, compatibility mode instructions - Added instruction display and parse for compatibility mode - Changed SET CPU VIRTUAL=n to SHOW CPU VIRTUAL=n - Added =n optional parameter to SHOW CPU HISTORY 1.4 Unibus/Qbus simulators (PDP-11, VAX, PDP-10) - Simplified DMA API's - Modified DMA peripherals to use simplified API's 1.5 HP2100 (all changes from Dave Bryan) CPU - moved MP into its own device; added MP option jumpers - modified DMA to allow disabling - modified SET CPU 2100/2116 to truncate memory > 32K - added -F switch to SET CPU to force memory truncation - modified WRU to be REG_HRO - added BRK and DEL to save console settings DR - provided protected tracks and "Writing Enabled" status bit - added "parity error" status return on writes for 12606 - added track origin test for 12606 - added SCP test for 12606 - added "Sector Flag" status bit - added "Read Inhibit" status bit for 12606 - added TRACKPROT modifier LPS - added SET OFFLINE/ONLINE, POWEROFF/POWERON - added fast/realistic timing - added debug printouts LPT - added SET OFFLINE/ONLINE, POWEROFF/POWERON PTR - added paper tape loop mode, DIAG/READER modifiers to PTR - added PV_LEFT to PTR TRLLIM register CLK - modified CLK to permit disable 1.6 IBM 1401, IBM 1620, Interdata 16b, SDS 940, PDP-10 - Added instruction history 1.7 H316, PDP-15, PDP-8 - Added =n optional value to SHOW CPU HISTORY 2. Bugs Fixed in 3.3 2.1 SCP - Fixed comma-separated SET options (from Dave Bryan) - Fixed duplicate HELP displays with user-specified commands 2.2 PDP-10 - Replicated RP register state per drive - Fixed TU to set FCE on short record - Fixed TU to return bit<15> in drive type - Fixed TU format specification, 1:0 are don't cares - Fixed TU handling of TMK status - Fixed TU handling of DONE, ATA at end of operation - Implemented TU write check 2.3 PDP-11 - Replicated RP register state per drive - Fixed RQ, TQ to report correct controller type and stage 1 configuration flags on a Unibus system - Fixed HK CS2<output_ready> flag 2.4 VAX - Fixed parsing of indirect displacement modes in instruction input 2.5 HP2100 (all fixes from Dave Bryan) CPU - fixed S-register behavior on 2116 - fixed LIx/MIx behavior for DMA on 2116 and 2100 - fixed LIx/MIx behavior for empty I/O card slots DP - fixed enable/disable from either device - fixed ANY ERROR status for 12557A interface - fixed unattached drive status for 12557A interface - status cmd without prior STC DC now completes (12557A) - OTA/OTB CC on 13210A interface also does CLC CC - fixed RAR model - fixed seek check on 13210 if sector out of range DQ - fixed enable/disable from either device - shortened xtime from 5 to 3 (drive avg 156KW/second) - fixed not ready/any error status - fixed RAR model DR - fixed enable/disable from either device - fixed sector return in status word - fixed DMA last word write, incomplete sector fill value - fixed 12610 SFC operation - fixed current-sector determination IPL - fixed enable/disable from either device LPS - fixed status returns for error conditions - fixed handling of non-printing characters - fixed handling of characters after column 80 - improved timing model accuracy for RTE LPT - fixed status returns for error conditions - fixed TOF handling so form remains on line 0 SYS - fixed display of CCA/CCB/CCE instructions 2.5 PDP-15 FPP - fixed URFST to mask low 9b of fraction - fixed exception PC setting
658 lines
22 KiB
C
658 lines
22 KiB
C
/* pdp11_tm.c: PDP-11 magnetic tape simulator
|
||
|
||
Copyright (c) 1993-2004, Robert M Supnik
|
||
|
||
Permission is hereby granted, free of charge, to any person obtaining a
|
||
copy of this software and associated documentation files (the "Software"),
|
||
to deal in the Software without restriction, including without limitation
|
||
the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||
and/or sell copies of the Software, and to permit persons to whom the
|
||
Software is furnished to do so, subject to the following conditions:
|
||
|
||
The above copyright notice and this permission notice shall be included in
|
||
all copies or substantial portions of the Software.
|
||
|
||
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||
ROBERT M SUPNIK BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
|
||
IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||
CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||
|
||
Except as contained in this notice, the name of Robert M Supnik shall not
|
||
be used in advertising or otherwise to promote the sale, use or other dealings
|
||
in this Software without prior written authorization from Robert M Supnik.
|
||
|
||
tm TM11/TU10 magtape
|
||
|
||
30-Sep-04 RMS Revised Unibus interface
|
||
25-Jan-04 RMS Revised for device debug support
|
||
29-Dec-03 RMS Added 18b Qbus support
|
||
25-Apr-03 RMS Revised for extended file support
|
||
28-Mar-03 RMS Added multiformat support
|
||
28-Feb-03 RMS Revised for magtape library, added logging
|
||
30-Oct-02 RMS Revised BOT handling, added error record handling
|
||
30-Sep-02 RMS Added variable address support to bootstrap
|
||
Added vector change/display support
|
||
Changed mapping mnemonics
|
||
New data structures
|
||
Updated error handling
|
||
28-Aug-02 RMS Added end of medium support
|
||
30-May-02 RMS Widened POS to 32b
|
||
22-Apr-02 RMS Fixed max record length, first block bootstrap
|
||
(found by Jonathan Engdahl)
|
||
26-Jan-02 RMS Revised bootstrap to conform to M9312
|
||
06-Jan-02 RMS Revised enable/disable support
|
||
30-Nov-01 RMS Added read only unit, extended SET/SHOW support
|
||
24-Nov-01 RMS Converted UST, POS, FLG to arrays
|
||
09-Nov-01 RMS Added bus map support
|
||
18-Oct-01 RMS Added stub diagnostic register (found by Thord Nilson)
|
||
07-Sep-01 RMS Revised device disable and interrupt mechanisms
|
||
26-Apr-01 RMS Added device enable/disable support
|
||
18-Apr-01 RMS Changed to rewind tape before boot
|
||
14-Apr-99 RMS Changed t_addr to unsigned
|
||
04-Oct-98 RMS V2.4 magtape format
|
||
10-May-98 RMS Fixed bug with non-zero unit operation (from Steven Schultz)
|
||
09-May-98 RMS Fixed problems in bootstrap (from Steven Schultz)
|
||
10-Apr-98 RMS Added 2nd block bootstrap (from John Holden,
|
||
University of Sydney)
|
||
31-Jul-97 RMS Added bootstrap (from Ethan Dicks, Ohio State)
|
||
22-Jan-97 RMS V2.3 magtape format
|
||
18-Jan-97 RMS Fixed double interrupt, error flag bugs
|
||
29-Jun-96 RMS Added unit disable support
|
||
|
||
Magnetic tapes are represented as a series of variable 8b records
|
||
of the form:
|
||
|
||
32b record length in bytes - exact number
|
||
byte 0
|
||
byte 1
|
||
:
|
||
byte n-2
|
||
byte n-1
|
||
32b record length in bytes - exact number
|
||
|
||
If the byte count is odd, the record is padded with an extra byte
|
||
of junk. File marks are represented by a single record length of 0.
|
||
End of tape is two consecutive end of file marks.
|
||
*/
|
||
|
||
#include "pdp11_defs.h"
|
||
#include "sim_tape.h"
|
||
|
||
#define TM_NUMDR 8 /* #drives */
|
||
#define USTAT u3 /* unit status */
|
||
|
||
/* Command - tm_cmd */
|
||
|
||
#define MTC_ERR (1 << CSR_V_ERR) /* error */
|
||
#define MTC_V_DEN 13 /* density */
|
||
#define MTC_M_DEN 03
|
||
#define MTC_DEN (MTC_M_DEN << MTC_V_DEN)
|
||
#define MTC_INIT 0010000 /* init */
|
||
#define MTC_LPAR 0004000 /* parity select */
|
||
#define MTC_V_UNIT 8 /* unit */
|
||
#define MTC_M_UNIT 07
|
||
#define MTC_UNIT (MTC_M_UNIT << MTC_V_UNIT)
|
||
#define MTC_DONE (1 << CSR_V_DONE) /* done */
|
||
#define MTC_IE (1 << CSR_V_IE) /* interrupt enable */
|
||
#define MTC_V_EMA 4 /* ext mem address */
|
||
#define MTC_M_EMA 03
|
||
#define MTC_EMA (MTC_M_EMA << MTC_V_EMA)
|
||
#define MTC_V_FNC 1 /* function */
|
||
#define MTC_M_FNC 07
|
||
#define MTC_UNLOAD 00
|
||
#define MTC_READ 01
|
||
#define MTC_WRITE 02
|
||
#define MTC_WREOF 03
|
||
#define MTC_SPACEF 04
|
||
#define MTC_SPACER 05
|
||
#define MTC_WREXT 06
|
||
#define MTC_REWIND 07
|
||
#define MTC_FNC (MTC_M_FNC << MTC_V_FNC)
|
||
#define MTC_GO (1 << CSR_V_GO) /* go */
|
||
#define MTC_RW (MTC_DEN | MTC_LPAR | MTC_UNIT | MTC_IE | \
|
||
MTC_EMA | MTC_FNC)
|
||
#define GET_EMA(x) (((x) & MTC_EMA) << (16 - MTC_V_EMA))
|
||
#define GET_UNIT(x) (((x) >> MTC_V_UNIT) & MTC_M_UNIT)
|
||
#define GET_FNC(x) (((x) >> MTC_V_FNC) & MTC_M_FNC)
|
||
|
||
/* Status - stored in tm_sta or (*) uptr->USTAT or (+) calculated */
|
||
|
||
#define STA_ILL 0100000 /* illegal */
|
||
#define STA_EOF 0040000 /* *end of file */
|
||
#define STA_CRC 0020000 /* CRC error */
|
||
#define STA_PAR 0010000 /* parity error */
|
||
#define STA_DLT 0004000 /* data late */
|
||
#define STA_EOT 0002000 /* *end of tape */
|
||
#define STA_RLE 0001000 /* rec lnt error */
|
||
#define STA_BAD 0000400 /* bad tape error */
|
||
#define STA_NXM 0000200 /* non-existent mem */
|
||
#define STA_ONL 0000100 /* *online */
|
||
#define STA_BOT 0000040 /* *start of tape */
|
||
#define STA_7TK 0000020 /* 7 track */
|
||
#define STA_SDN 0000010 /* settle down */
|
||
#define STA_WLK 0000004 /* *write locked */
|
||
#define STA_REW 0000002 /* *rewinding */
|
||
#define STA_TUR 0000001 /* +unit ready */
|
||
|
||
#define STA_CLR (STA_7TK | STA_SDN) /* always clear */
|
||
#define STA_DYN (STA_EOF | STA_EOT | STA_ONL | STA_BOT | \
|
||
STA_WLK | STA_REW | STA_TUR) /* kept in USTAT */
|
||
#define STA_EFLGS (STA_ILL | STA_EOF | STA_CRC | STA_PAR | \
|
||
STA_DLT | STA_EOT | STA_RLE | STA_BAD | STA_NXM)
|
||
/* set error */
|
||
|
||
/* Read lines - tm_rdl */
|
||
|
||
#define RDL_CLK 0100000 /* 10 Khz clock */
|
||
|
||
extern uint16 *M; /* memory */
|
||
extern int32 int_req[IPL_HLVL];
|
||
extern int32 int_vec[IPL_HLVL][32];
|
||
extern FILE *sim_deb;
|
||
|
||
uint8 *tmxb = NULL; /* xfer buffer */
|
||
int32 tm_sta = 0; /* status register */
|
||
int32 tm_cmd = 0; /* command register */
|
||
int32 tm_ca = 0; /* current address */
|
||
int32 tm_bc = 0; /* byte count */
|
||
int32 tm_db = 0; /* data buffer */
|
||
int32 tm_rdl = 0; /* read lines */
|
||
int32 tm_time = 10; /* record latency */
|
||
int32 tm_stopioe = 1; /* stop on error */
|
||
|
||
DEVICE tm_dev;
|
||
t_stat tm_rd (int32 *data, int32 PA, int32 access);
|
||
t_stat tm_wr (int32 data, int32 PA, int32 access);
|
||
t_stat tm_svc (UNIT *uptr);
|
||
t_stat tm_reset (DEVICE *dptr);
|
||
t_stat tm_attach (UNIT *uptr, char *cptr);
|
||
t_stat tm_detach (UNIT *uptr);
|
||
t_stat tm_boot (int32 unitno, DEVICE *dptr);
|
||
void tm_go (UNIT *uptr);
|
||
int32 tm_updcsta (UNIT *uptr);
|
||
void tm_set_done (void);
|
||
t_stat tm_map_err (UNIT *uptr, t_stat st);
|
||
t_stat tm_vlock (UNIT *uptr, int32 val, char *cptr, void *desc);
|
||
|
||
/* MT data structures
|
||
|
||
tm_dev MT device descriptor
|
||
tm_unit MT unit list
|
||
tm_reg MT register list
|
||
tm_mod MT modifier list
|
||
*/
|
||
|
||
DIB tm_dib = { IOBA_TM, IOLN_TM, &tm_rd, &tm_wr,
|
||
1, IVCL (TM), VEC_TM, { NULL } };
|
||
|
||
UNIT tm_unit[] = {
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) },
|
||
{ UDATA (&tm_svc, UNIT_ATTABLE + UNIT_DISABLE, 0) } };
|
||
|
||
REG tm_reg[] = {
|
||
{ ORDATA (MTS, tm_sta, 16) },
|
||
{ ORDATA (MTC, tm_cmd, 16) },
|
||
{ ORDATA (MTBRC, tm_bc, 16) },
|
||
{ ORDATA (MTCMA, tm_ca, 16) },
|
||
{ ORDATA (MTD, tm_db, 8) },
|
||
{ ORDATA (MTRD, tm_rdl, 16) },
|
||
{ FLDATA (INT, IREQ (TM), INT_V_TM) },
|
||
{ FLDATA (ERR, tm_cmd, CSR_V_ERR) },
|
||
{ FLDATA (DONE, tm_cmd, CSR_V_DONE) },
|
||
{ FLDATA (IE, tm_cmd, CSR_V_IE) },
|
||
{ FLDATA (STOP_IOE, tm_stopioe, 0) },
|
||
{ DRDATA (TIME, tm_time, 24), PV_LEFT },
|
||
{ URDATA (UST, tm_unit[0].USTAT, 8, 16, 0, TM_NUMDR, 0) },
|
||
{ URDATA (POS, tm_unit[0].pos, 10, T_ADDR_W, 0,
|
||
TM_NUMDR, PV_LEFT | REG_RO) },
|
||
{ ORDATA (DEVADDR, tm_dib.ba, 32), REG_HRO },
|
||
{ ORDATA (DEVVEC, tm_dib.vec, 16), REG_HRO },
|
||
{ NULL } };
|
||
|
||
MTAB tm_mod[] = {
|
||
{ MTUF_WLK, 0, "write enabled", "WRITEENABLED", &tm_vlock },
|
||
{ MTUF_WLK, MTUF_WLK, "write locked", "LOCKED", &tm_vlock },
|
||
{ MTAB_XTD|MTAB_VUN, 0, "FORMAT", "FORMAT",
|
||
&sim_tape_set_fmt, &sim_tape_show_fmt, NULL },
|
||
{ MTAB_XTD|MTAB_VDV, 020, "ADDRESS", "ADDRESS",
|
||
&set_addr, &show_addr, NULL },
|
||
{ MTAB_XTD|MTAB_VDV, 0, "VECTOR", "VECTOR",
|
||
&set_vec, &show_vec, NULL },
|
||
{ 0 } };
|
||
|
||
DEVICE tm_dev = {
|
||
"TM", tm_unit, tm_reg, tm_mod,
|
||
TM_NUMDR, 10, 31, 1, 8, 8,
|
||
NULL, NULL, &tm_reset,
|
||
&tm_boot, &tm_attach, &tm_detach,
|
||
&tm_dib, DEV_DISABLE | DEV_UBUS | DEV_Q18 | DEV_DEBUG };
|
||
|
||
/* I/O dispatch routine, I/O addresses 17772520 - 17772532
|
||
|
||
17772520 MTS read only, constructed from tm_sta
|
||
plus current drive status flags
|
||
17772522 MTC read/write
|
||
17772524 MTBRC read/write
|
||
17772526 MTCMA read/write
|
||
17772530 MTD read/write
|
||
17772532 MTRD read only
|
||
*/
|
||
|
||
t_stat tm_rd (int32 *data, int32 PA, int32 access)
|
||
{
|
||
UNIT *uptr;
|
||
|
||
uptr = tm_dev.units + GET_UNIT (tm_cmd); /* get unit */
|
||
switch ((PA >> 1) & 07) { /* decode PA<3:1> */
|
||
case 0: /* MTS */
|
||
*data = tm_updcsta (uptr); /* update status */
|
||
break;
|
||
case 1: /* MTC */
|
||
tm_updcsta (uptr); /* update status */
|
||
*data = tm_cmd; /* return command */
|
||
break;
|
||
case 2: /* MTBRC */
|
||
*data = tm_bc; /* return byte count */
|
||
break;
|
||
case 3: /* MTCMA */
|
||
*data = tm_ca; /* return mem addr */
|
||
break;
|
||
case 4: /* MTD */
|
||
*data = tm_db; /* return data buffer */
|
||
break;
|
||
case 5: /* MTRD */
|
||
tm_rdl = tm_rdl ^ RDL_CLK; /* "clock" ticks */
|
||
*data = tm_rdl;
|
||
break;
|
||
default: /* unimplemented */
|
||
*data = 0;
|
||
break; }
|
||
return SCPE_OK;
|
||
}
|
||
|
||
t_stat tm_wr (int32 data, int32 PA, int32 access)
|
||
{
|
||
UNIT *uptr;
|
||
|
||
switch ((PA >> 1) & 07) { /* decode PA<3:1> */
|
||
case 0: /* MTS: read only */
|
||
break;
|
||
case 1: /* MTC */
|
||
uptr = tm_dev.units + GET_UNIT (tm_cmd); /* select unit */
|
||
if ((tm_cmd & MTC_DONE) == 0) tm_sta = tm_sta | STA_ILL;
|
||
else {
|
||
if (access == WRITEB) data = (PA & 1)?
|
||
(tm_cmd & 0377) | (data << 8):
|
||
(tm_cmd & ~0377) | data;
|
||
if (data & MTC_INIT) { /* init? */
|
||
tm_reset (&tm_dev); /* reset device */
|
||
return SCPE_OK; }
|
||
if ((data & MTC_IE) == 0) /* int disable? */
|
||
CLR_INT (TM); /* clr int request */
|
||
else if ((tm_cmd & (MTC_ERR + MTC_DONE)) && !(tm_cmd & MTC_IE))
|
||
SET_INT (TM); /* set int request */
|
||
tm_cmd = (tm_cmd & ~MTC_RW) | (data & MTC_RW);
|
||
uptr = tm_dev.units + GET_UNIT (tm_cmd); /* new unit */
|
||
if (data & MTC_GO) tm_go (uptr); } /* new function? */
|
||
tm_updcsta (uptr); /* update status */
|
||
break;
|
||
case 2: /* MTBRC */
|
||
if (access == WRITEB) data = (PA & 1)?
|
||
(tm_bc & 0377) | (data << 8): (tm_bc & ~0377) | data;
|
||
tm_bc = data;
|
||
break;
|
||
case 3: /* MTCMA */
|
||
if (access == WRITEB) data = (PA & 1)?
|
||
(tm_ca & 0377) | (data << 8): (tm_ca & ~0377) | data;
|
||
tm_ca = data;
|
||
break;
|
||
case 4: /* MTD */
|
||
if ((access == WRITEB) && (PA & 1)) return SCPE_OK;
|
||
tm_db = data & 0377;
|
||
break; } /* end switch */
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* New magtape command */
|
||
|
||
void tm_go (UNIT *uptr)
|
||
{
|
||
int32 f;
|
||
|
||
f = GET_FNC (tm_cmd); /* get function */
|
||
if (((uptr->flags & UNIT_ATT) == 0) || /* not attached? */
|
||
sim_is_active (uptr) || /* busy? */
|
||
(((f == MTC_WRITE) || (f == MTC_WREOF) || (f == MTC_WREXT)) &&
|
||
sim_tape_wrp (uptr))) { /* write locked? */
|
||
tm_sta = tm_sta | STA_ILL; /* illegal */
|
||
tm_set_done (); /* set done */
|
||
return; }
|
||
uptr->USTAT = uptr->USTAT & (STA_WLK | STA_ONL); /* clear status */
|
||
tm_sta = 0; /* clear errors */
|
||
if (f == MTC_UNLOAD) { /* unload? */
|
||
uptr->USTAT = (uptr->USTAT | STA_REW) & ~STA_ONL;
|
||
detach_unit (uptr); } /* set offline */
|
||
else if (f == MTC_REWIND) /* rewind */
|
||
uptr->USTAT = uptr->USTAT | STA_REW; /* rewinding */
|
||
/* else /* uncomment this else if rewind/unload don't set done */
|
||
tm_cmd = tm_cmd & ~MTC_DONE; /* clear done */
|
||
CLR_INT (TM); /* clear int */
|
||
sim_activate (uptr, tm_time); /* start io */
|
||
return;
|
||
}
|
||
|
||
/* Unit service
|
||
|
||
If rewind done, reposition to start of tape, set status
|
||
else, do operation, set done, interrupt
|
||
*/
|
||
|
||
t_stat tm_svc (UNIT *uptr)
|
||
{
|
||
int32 f, t, u;
|
||
uint32 xma;
|
||
t_mtrlnt tbc, cbc;
|
||
t_stat st, r = SCPE_OK;
|
||
|
||
u = uptr - tm_dev.units; /* get unit number */
|
||
f = GET_FNC (tm_cmd); /* get command */
|
||
xma = GET_EMA (tm_cmd) | tm_ca; /* get mem addr */
|
||
cbc = 0200000 - tm_bc; /* get bc */
|
||
|
||
if (uptr->USTAT & STA_REW) { /* rewind? */
|
||
sim_tape_rewind (uptr); /* update position */
|
||
if (uptr->flags & UNIT_ATT) /* still on line? */
|
||
uptr->USTAT = STA_ONL | STA_BOT |
|
||
(sim_tape_wrp (uptr)? STA_WLK: 0);
|
||
else uptr->USTAT = 0;
|
||
if (u == GET_UNIT (tm_cmd)) { /* selected? */
|
||
tm_set_done (); /* set done */
|
||
tm_updcsta (uptr); } /* update status */
|
||
return SCPE_OK; }
|
||
|
||
if ((uptr->flags & UNIT_ATT) == 0) { /* if not attached */
|
||
uptr->USTAT = 0; /* unit off line */
|
||
tm_sta = tm_sta | STA_ILL; /* illegal operation */
|
||
tm_set_done (); /* set done */
|
||
tm_updcsta (uptr); /* update status */
|
||
return IORETURN (tm_stopioe, SCPE_UNATT); }
|
||
|
||
if (DEBUG_PRS (tm_dev)) fprintf (sim_deb,
|
||
">>TM: op=%o, ma=%o, bc=%o, pos=%d\n", f, xma, cbc, uptr->pos);
|
||
switch (f) { /* case on function */
|
||
|
||
/* Unit service, continued */
|
||
|
||
case MTC_READ: /* read */
|
||
st = sim_tape_rdrecf (uptr, tmxb, &tbc, MT_MAXFR); /* read rec */
|
||
if (st == MTSE_RECE) tm_sta = tm_sta | STA_PAR; /* rec in error? */
|
||
else if (st != MTSE_OK) { /* other error? */
|
||
r = tm_map_err (uptr, st); /* map error */
|
||
break; }
|
||
if (tbc > cbc) tm_sta = tm_sta | STA_RLE; /* wrong size? */
|
||
if (tbc < cbc) cbc = tbc; /* use smaller */
|
||
if (t = Map_WriteB (xma, cbc, tmxb)) { /* copy buf to mem */
|
||
tm_sta = tm_sta | STA_NXM; /* NXM, set err */
|
||
cbc = cbc - t; } /* adj byte cnt */
|
||
xma = (xma + cbc) & 0777777; /* inc bus addr */
|
||
tm_bc = (tm_bc + cbc) & 0177777; /* inc byte cnt */
|
||
break;
|
||
|
||
case MTC_WRITE: /* write */
|
||
case MTC_WREXT: /* write ext gap */
|
||
if (t = Map_ReadB (xma, cbc, tmxb)) { /* copy mem to buf */
|
||
tm_sta = tm_sta | STA_NXM; /* NXM, set err */
|
||
cbc = cbc - t; /* adj byte cnt */
|
||
if (cbc == 0) break; } /* no xfr? done */
|
||
if (st = sim_tape_wrrecf (uptr, tmxb, cbc)) /* write rec, err? */
|
||
r = tm_map_err (uptr, st); /* map error */
|
||
else {
|
||
xma = (xma + cbc) & 0777777; /* inc bus addr */
|
||
tm_bc = (tm_bc + cbc) & 0177777; } /* inc byte cnt */
|
||
break;
|
||
|
||
/* Unit service, continued */
|
||
|
||
case MTC_WREOF: /* write eof */
|
||
if (st = sim_tape_wrtmk (uptr)) /* write tmk, err? */
|
||
r = tm_map_err (uptr, st); /* map error */
|
||
break;
|
||
|
||
case MTC_SPACEF: /* space forward */
|
||
do {
|
||
tm_bc = (tm_bc + 1) & 0177777; /* incr wc */
|
||
if (st = sim_tape_sprecf (uptr, &tbc)) { /* spc rec fwd, err? */
|
||
r = tm_map_err (uptr, st); /* map error */
|
||
break; }
|
||
}
|
||
while (tm_bc != 0);
|
||
break;
|
||
|
||
case MTC_SPACER: /* space reverse */
|
||
do {
|
||
tm_bc = (tm_bc + 1) & 0177777; /* incr wc */
|
||
if (st = sim_tape_sprecr (uptr, &tbc)) { /* spc rec rev, err? */
|
||
r = tm_map_err (uptr, st); /* map error */
|
||
break; }
|
||
}
|
||
while (tm_bc != 0);
|
||
break; } /* end case */
|
||
|
||
tm_cmd = (tm_cmd & ~MTC_EMA) | ((xma >> (16 - MTC_V_EMA)) & MTC_EMA);
|
||
tm_ca = xma & 0177777; /* update mem addr */
|
||
tm_set_done (); /* set done */
|
||
tm_updcsta (uptr); /* update status */
|
||
if (DEBUG_PRS (tm_dev)) fprintf (sim_deb,
|
||
">>TM: sta=%o, ma=%o, wc=%o, pos=%d\n",
|
||
tm_sta, tm_ca, tm_bc, uptr->pos);
|
||
return r;
|
||
}
|
||
|
||
/* Update controller status */
|
||
|
||
int32 tm_updcsta (UNIT *uptr)
|
||
{
|
||
tm_sta = (tm_sta & ~(STA_DYN | STA_CLR)) | (uptr->USTAT & STA_DYN);
|
||
if (sim_is_active (uptr)) tm_sta = tm_sta & ~STA_TUR;
|
||
else tm_sta = tm_sta | STA_TUR;
|
||
if (tm_sta & STA_EFLGS) tm_cmd = tm_cmd | MTC_ERR;
|
||
else tm_cmd = tm_cmd & ~MTC_ERR;
|
||
if ((tm_cmd & MTC_IE) == 0) CLR_INT (TM);
|
||
return tm_sta;
|
||
}
|
||
|
||
/* Set done */
|
||
|
||
void tm_set_done (void)
|
||
{
|
||
tm_cmd = tm_cmd | MTC_DONE;
|
||
if (tm_cmd & MTC_IE) SET_INT (TM);
|
||
return;
|
||
}
|
||
|
||
/* Map tape error status */
|
||
|
||
t_stat tm_map_err (UNIT *uptr, t_stat st)
|
||
{
|
||
switch (st) {
|
||
case MTSE_FMT: /* illegal fmt */
|
||
case MTSE_UNATT: /* not attached */
|
||
tm_sta = tm_sta | STA_ILL;
|
||
case MTSE_OK: /* no error */
|
||
return SCPE_IERR;
|
||
case MTSE_TMK: /* tape mark */
|
||
uptr->USTAT = uptr->USTAT | STA_EOF; /* end of file */
|
||
break;
|
||
case MTSE_IOERR: /* IO error */
|
||
tm_sta = tm_sta | STA_PAR; /* parity error */
|
||
if (tm_stopioe) return SCPE_IOERR;
|
||
break;
|
||
case MTSE_INVRL: /* invalid rec lnt */
|
||
tm_sta = tm_sta | STA_PAR; /* parity error */
|
||
return SCPE_MTRLNT;
|
||
case MTSE_RECE: /* record in error */
|
||
tm_sta = tm_sta | STA_PAR; /* parity error */
|
||
break;
|
||
case MTSE_EOM: /* end of medium */
|
||
tm_sta = tm_sta | STA_BAD; /* bad tape */
|
||
break;
|
||
case MTSE_BOT: /* reverse into BOT */
|
||
uptr->USTAT = uptr->USTAT | STA_BOT; /* set status */
|
||
break;
|
||
case MTSE_WRP: /* write protect */
|
||
tm_sta = tm_sta | STA_ILL; /* illegal operation */
|
||
break; }
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* Reset routine */
|
||
|
||
t_stat tm_reset (DEVICE *dptr)
|
||
{
|
||
int32 u;
|
||
UNIT *uptr;
|
||
|
||
tm_cmd = MTC_DONE; /* set done */
|
||
tm_bc = tm_ca = tm_db = tm_sta = tm_rdl = 0;
|
||
CLR_INT (TM); /* clear interrupt */
|
||
for (u = 0; u < TM_NUMDR; u++) { /* loop thru units */
|
||
uptr = tm_dev.units + u;
|
||
sim_tape_reset (uptr); /* reset tape */
|
||
sim_cancel (uptr); /* cancel activity */
|
||
if (uptr->flags & UNIT_ATT) uptr->USTAT = STA_ONL |
|
||
(sim_tape_bot (uptr)? STA_BOT: 0) |
|
||
(sim_tape_wrp (uptr)? STA_WLK: 0);
|
||
else uptr->USTAT = 0; }
|
||
if (tmxb == NULL) tmxb = calloc (MT_MAXFR, sizeof (uint8));
|
||
if (tmxb == NULL) return SCPE_MEM;
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* Attach routine */
|
||
|
||
t_stat tm_attach (UNIT *uptr, char *cptr)
|
||
{
|
||
t_stat r;
|
||
int32 u = uptr - tm_dev.units;
|
||
|
||
r = sim_tape_attach (uptr, cptr);
|
||
if (r != SCPE_OK) return r;
|
||
uptr->USTAT = STA_ONL | STA_BOT | (sim_tape_wrp (uptr)? STA_WLK: 0);
|
||
if (u == GET_UNIT (tm_cmd)) tm_updcsta (uptr);
|
||
return r;
|
||
}
|
||
|
||
/* Detach routine */
|
||
|
||
t_stat tm_detach (UNIT* uptr)
|
||
{
|
||
int32 u = uptr - tm_dev.units;
|
||
|
||
if (!sim_is_active (uptr)) uptr->USTAT = 0;
|
||
if (u == GET_UNIT (tm_cmd)) tm_updcsta (uptr);
|
||
return sim_tape_detach (uptr);
|
||
}
|
||
|
||
/* Write lock/enable routine */
|
||
|
||
t_stat tm_vlock (UNIT *uptr, int32 val, char *cptr, void *desc)
|
||
{
|
||
int32 u = uptr - tm_dev.units;
|
||
|
||
if ((uptr->flags & UNIT_ATT) &&
|
||
(val || sim_tape_wrp (uptr)))
|
||
uptr->USTAT = uptr->USTAT | STA_WLK;
|
||
else uptr->USTAT = uptr->USTAT & ~STA_WLK;
|
||
if (u == GET_UNIT (tm_cmd)) tm_updcsta (uptr);
|
||
return SCPE_OK;
|
||
}
|
||
|
||
/* Device bootstrap
|
||
|
||
Magtape boot format changed over time. Originally, a boot tape
|
||
contained a boot loader in the first block. Eventually, the first
|
||
block was reserved for a tape label, and the second block was
|
||
expected to contain a boot loader. BSD and DEC operating systems
|
||
use the second block scheme, so it is the default.
|
||
|
||
To boot from the first block, use boot -o (old).
|
||
*/
|
||
|
||
#define BOOT_START 016000
|
||
#define BOOT_ENTRY (BOOT_START + 2)
|
||
#define BOOT_UNIT (BOOT_START + 010)
|
||
#define BOOT_CSR (BOOT_START + 014)
|
||
#define BOOT1_LEN (sizeof (boot1_rom) / sizeof (int16))
|
||
#define BOOT2_LEN (sizeof (boot2_rom) / sizeof (int16))
|
||
|
||
static const uint16 boot1_rom[] = {
|
||
0046524, /* boot_start: "TM" */
|
||
0012706, BOOT_START, /* mov #boot_start, sp */
|
||
0012700, 0000000, /* mov #unit_num, r0 */
|
||
0012701, 0172526, /* mov #172526, r1 ; mtcma */
|
||
0005011, /* clr (r1) */
|
||
0010141, /* mov r1, -(r1) ; mtbrc */
|
||
0010002, /* mov r0,r2 */
|
||
0000302, /* swab r2 */
|
||
0062702, 0060003, /* add #60003, r2 */
|
||
0010241, /* mov r2, -(r1) ; read + go */
|
||
0105711, /* tstb (r1) ; mtc */
|
||
0100376, /* bpl .-2 */
|
||
0005002, /* clr r2 */
|
||
0005003, /* clr r3 */
|
||
0012704, BOOT_START+020, /* mov #boot_start+20, r4 */
|
||
0005005, /* clr r5 */
|
||
0005007 /* clr r7 */
|
||
};
|
||
|
||
static const uint16 boot2_rom[] = {
|
||
0046524, /* boot_start: "TM" */
|
||
0012706, BOOT_START, /* mov #boot_start, sp */
|
||
0012700, 0000000, /* mov #unit_num, r0 */
|
||
0012701, 0172526, /* mov #172526, r1 ; mtcma */
|
||
0005011, /* clr (r1) */
|
||
0012741, 0177777, /* mov #-1, -(r1) ; mtbrc */
|
||
0010002, /* mov r0,r2 */
|
||
0000302, /* swab r2 */
|
||
0062702, 0060011, /* add #60011, r2 */
|
||
0010241, /* mov r2, -(r1) ; space + go */
|
||
0105711, /* tstb (r1) ; mtc */
|
||
0100376, /* bpl .-2 */
|
||
0010002, /* mov r0,r2 */
|
||
0000302, /* swab r2 */
|
||
0062702, 0060003, /* add #60003, r2 */
|
||
0010211, /* mov r2, (r1) ; read + go */
|
||
0105711, /* tstb (r1) ; mtc */
|
||
0100376, /* bpl .-2 */
|
||
0005002, /* clr r2 */
|
||
0005003, /* clr r3 */
|
||
0012704, BOOT_START+020, /* mov #boot_start+20, r4 */
|
||
0005005, /* clr r5 */
|
||
0005007 /* clr r7 */
|
||
};
|
||
|
||
t_stat tm_boot (int32 unitno, DEVICE *dptr)
|
||
{
|
||
int32 i;
|
||
extern int32 saved_PC;
|
||
extern int32 sim_switches;
|
||
|
||
sim_tape_rewind (&tm_unit[unitno]);
|
||
if (sim_switches & SWMASK ('O')) {
|
||
for (i = 0; i < BOOT1_LEN; i++)
|
||
M[(BOOT_START >> 1) + i] = boot1_rom[i]; }
|
||
else { for (i = 0; i < BOOT2_LEN; i++)
|
||
M[(BOOT_START >> 1) + i] = boot2_rom[i]; }
|
||
M[BOOT_UNIT >> 1] = unitno;
|
||
M[BOOT_CSR >> 1] = (tm_dib.ba & DMASK) + 06;
|
||
saved_PC = BOOT_ENTRY;
|
||
return SCPE_OK;
|
||
}
|